| Name | Delcoigne Ben | Noma | 3877 1700 |
|------|---------------|------|-----------|
|------|---------------|------|-----------|

Description of the hardware with relevant screenshots of your SystemVerilog code and Qsys schematics

I give access to the LED all the tipe to the nios part:

```
// connection of internal logics

// connection of internal logics

//assign LED[7: 1] = Sw[0] ? fpga_led_hps : fpga_led_nios;

assign LED[7: 1] = fpga_led_nios; //Je donne acces à la led d'office

assign fpga_clk_50 = FPGA_CLKI_50;

assign stm_hw_events = {{15{1'b0}}}, Sw, fpga_led_hps, fpga_debounced_buttons};

126

127

//
```

I also switched the master-slave setup:





After doing so, I compiled the system again and generated a hdl\_0.h file.

| Name | Delcoigne Ben | Noma | 38771700 |
|------|---------------|------|----------|
|------|---------------|------|----------|

Description of the software on Nios with relevant screenshots of your code

In the NIOS part, I am reading what is in the SPI bus:

```
#define TRUE
#define FALSE
int main()
    //unsigned int value = 0;
   int serial = 1;
   printf("NIOS Version 13 turns on \r\n");
       IOWR_ALTERA_AVALON_PIO_DATA(LED_PIO_NIOS_BASE, value++);//This is just the lec
       if(serial >=128){
           serial=1;
       else{
           serial = serial<<1;
           IOWR_ALTERA_AVALON_SPI_TXDATA(SPI_NIOS_BASE, serial);
       serial = IORD_ALTERA_AVALON_SPI_RXDATA(SPI_NIOS_BASE);
       printf("Recieving value in NIOS: %d\n", serial);
       if(serial<0){
           serial = -serial;//Absolute value
           IOWR_ALTERA_AVALON_PIO_DATA(LED_PIO_NIOS_BASE,0x1);
       else if(serial<200){
           IOWR_ALTERA_AVALON_PIO_DATA(LED_PIO_NIOS_BASE, 3);
           IOWR_ALTERA_AVALON_PIO_DATA(LED_PIO_NIOS_BASE, 15);
       else if(serial<700){
           IOWR_ALTERA_AVALON_PIO_DATA(LED_PIO_NIOS_BASE, 31);
       else if(serial<1000){
           IOWR_ALTERA AVALON_PIO_DATA(LED_PIO_NIOS_BASE,63);
       else{
           IOWR_ALTERA_AVALON_PIO_DATA(LED_PIO_NIOS_BASE,0);
       IOWR_8DIRECT(ONCHIP_MEMORY2_0_BASE, 0x20000000,0xFF);
       IOWR_8DIRECT(ONCHIP_MEMORY2_0_BASE, 0x21000000,0xFF);
       usleep(500000);//Changed slp time
```

I am basically just reading the value from the nios (printing it out in the console), and then applying a simple function that displays the value on the LEDS. Not much more was done in the nIOS part.

| Name | Delcoigne Ben | Noma | 38771700 |
|------|---------------|------|----------|
|------|---------------|------|----------|

Description of the software on HPS with relevant screenshots of your code

For the HPS part, I had to first initialize the accelerometer. This was done the same way as for homework 3: init the dma, init the i2c, and then use functions XL435\_init and read in order to use the accelerometer.

I created a task task\_gsensor that reads the gsensor and sends the value into the I2C bus. I also adapted the task DMA (which is freed with the button semaphore) in order to do two transfers:

## Gsensor:

```
/* end of DMA initialization*/
for(;;){
    XL345read(&x,&y,&z);
    alt_write_word(fpga_spi + SPI_TXDATA,x);
    MTXLOCK_STDIO();
    printf("%d:%d:%d\n",x, y, z);
    MTXUNLOCK_STDIO();
    TSKsleep(OS_MS_TO_TICK(500));
}
```

For the file transfer (task dma), I used the code from myapp\_dma and copied it two times with different values for the transfer:

```
i=0;

pma_src = (uint8 t *) 0x31000000;//edit - 0x30000000

pma_Dst = (uint8 t *) 0x21000000;//edit - 0x20000000

pma_Dst = (uint8 t *) 0x21000000;//edit - 0x20000000

pma_OpMode[i++] = DMA_CFG_EOT_ISR;

if (USE_ACP == 1)

pma_opMode[i++] = DMA_CFG_NOCACHE_SRC;

i=0;

i=0;

pma_src = (uint8 t *) 0x30000000;//edit - 0x30000000

pma_Dst = (uint8 t *) 0x20000000;//edit - 0x20000000

pma_size = 15000000;//eDit 30000000

pma_opMode[i++] = DMA_CFG_EOT_ISR;

if (USE_ACP == 1)

pma_opMode[i++] = DMA_CFG_EOT_ISR;

if (USE_ACP == 1)

pma_opMode[i++] = DMA_CFG_NOCACHE_SRC;
```

## Note about the ACP:

When enabling it, the speed is much slower. This is due to the shared L2 cache between the two cores. (L1 is not shared). Indeed, when ACP is enabled, it checks consistency between the two core's memory which takes time.

```
820:-2048:8

Starting DMA on core 0

tk CMA Test: Size: 10000000 - Xfer: 35 ms - 285 MB/s

skt

WM Starting DMA on core 0

tur DMA Test: Size: 15000000 - Xfer: 52 ms - 288 MB/s

Tur Receive IRG from Button 2 and send message (Core = 1)

NO 860:-2048:-96

Receive message (Core = 0)

$56:-2048:-60

$36:-2048:-64

$88:-2048:-64

$88:-2048:-08

$88:-2048:-09

$92:-2048:-100
```